This data set contains the results presented in the paper "Custom Multi-Cache Architectures for Heap-Manipulating Programs", published in the IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD) in 2016. The data set consists of two parts, a Microsoft Excel file ('FPGA_implementation_results.xlsx') and a Matlab script ('plot_cache_performance.m', in combination with measurement results in an ascii file). The Excel file contains - the FPGA resource utilisation, - execution time measurements, - hit rate measurement of the multi-cache system, - and power measurements of different FPGA designs with different on-chip cache configurations. The resource utilisation is split into FPGA slices, LUTs, FlipFlops, DSP ...
With electrical energy being a finite resource, feasible methods of reducing system power consumptio...
It is essential to accurately estimate the working set size (WSS) of an application for various opti...
Copyright © 2011 Abel G. Silva-Filho et al. This is an open access article distributed under the Cre...
Abstract—Developing FPGA implementations with an input specification in a high-level programming lan...
Abstract—We describe new multi-ported cache designs suit-able for use in FPGA-based processor/parall...
This archive contains the benchmarks used in the conference paper "Multipurpose Cacheing to accelera...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Many algorithms and applications in scientific computing exhibit irregular access patterns as consec...
ABSTRACT Throughput processing involves using many different contexts or threads to solve multiple p...
The performance gap between CPUs, and memory memory has diverged significantly since the 1980's maki...
Measurements of actual supercomputer cache performance has not been previously undertaken. PFC-Sim i...
Memory-intensive implementations often require access to an external, off-chip memory which can subs...
This dissertation presents a hardware accelerator that is able to accelerate large (including non-pa...
Application-specific system-on-chip platforms create the opportunity to customize the cache configur...
The issue of the power wall has had a drastic impact on many aspects of system design. Even though f...
With electrical energy being a finite resource, feasible methods of reducing system power consumptio...
It is essential to accurately estimate the working set size (WSS) of an application for various opti...
Copyright © 2011 Abel G. Silva-Filho et al. This is an open access article distributed under the Cre...
Abstract—Developing FPGA implementations with an input specification in a high-level programming lan...
Abstract—We describe new multi-ported cache designs suit-able for use in FPGA-based processor/parall...
This archive contains the benchmarks used in the conference paper "Multipurpose Cacheing to accelera...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Many algorithms and applications in scientific computing exhibit irregular access patterns as consec...
ABSTRACT Throughput processing involves using many different contexts or threads to solve multiple p...
The performance gap between CPUs, and memory memory has diverged significantly since the 1980's maki...
Measurements of actual supercomputer cache performance has not been previously undertaken. PFC-Sim i...
Memory-intensive implementations often require access to an external, off-chip memory which can subs...
This dissertation presents a hardware accelerator that is able to accelerate large (including non-pa...
Application-specific system-on-chip platforms create the opportunity to customize the cache configur...
The issue of the power wall has had a drastic impact on many aspects of system design. Even though f...
With electrical energy being a finite resource, feasible methods of reducing system power consumptio...
It is essential to accurately estimate the working set size (WSS) of an application for various opti...
Copyright © 2011 Abel G. Silva-Filho et al. This is an open access article distributed under the Cre...